Course Syllabus Gyanmanjari College of Computer Science Semester-2 (BSC IT) Subject: Digital Computer Organization - BSCIT12306 Type of course: Minor Stream Prerequisite: Basic knowledge of Computer #### Rationale: This course provides detail of computer system's functional components, their characteristics, performance and interactions including logical gates, digital logical circuits, arithmetic circuits, system bus, and different types of memory unit and Instruction & Execution of CPU. This course also covers the architectural issues such as instruction set program and data types. On top that, the students are also introduced to the increasingly important area of parallel organization. This course also serves as a basic to develop hardware related projects. And hence it is an important course for all students of computer application. ### **Teaching and Examination Scheme:** | Teaching Scheme Credits | | | Examination Marks | | | | | | | | |-------------------------|---|---|-------------------|--------|-----------|-----|-----|-----|----------------|--| | CI | т | D | C | | SEE | | CCE | | Total<br>Marks | | | CI | 1 | P | | Theory | Practical | MSE | LWA | ALA | Marks | | | 3 | 0 | 2 | 4 | 75 | 25 | 30 | 20 | 50 | 200 | | Legends: CI-Class Room Instructions; T — Tutorial; P — Practical; C — Credit; SEE — Semester End Evaluation; MSE— MS 3 Credits \* 25 Marks = 75 Marks (each credit carries 25 Marks) Theory 1 Credits \* 25 Marks = 25 Marks (each credit carries 25 Marks) Practical SEE 100 Marks will be converted in to 50 Marks CCE 100 Marks will be converted in to 50 Marks It is compulsory to pass in each individual component. ### GYANMANJARI INNOVATIVE UNIVERSITY ## **Continuous Assessment:** | Sr.<br>No | Active Learning Activities | Marks | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | 1 | Logic Gate Challenges Set of challenges assign to the student to prepare logic gates circuits in order to produce the desired output for the given inputs. Student have to upload the solved challenges on GMIU Web Portal. | 10 | | 2 | Logical Circuit On Canvas: Student will create digital logical circuit (using different kinds of gate) on given topic and upload it on GMIU Web Portal. | 10 | | 3 | Circuit Dilemma: Circuit Dilemma is scenario-based questions to evaluate student on their ability to solve problems using logic and analytical thinking. It will be taken on GMIU Web Portal. | 10 | | 4 | Circuit Simulator: Student will build and simulate circuit's on given definition in group of 4 student. Student have to upload the solved definition on GMIU Web Portal. | 10 | | 5 | Attendance | 10 | | | Total | 50 | # **CourseContent:** | Sr.<br>No | Course content | Hrs | %<br>Weightage | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 1 | Gates & Boolean Algebra Introduction to gates and invertors Boolean algebra with truth table Preparing truth table for given circuit Preparing truth table for given circuit(SOP & POS) De Morgan's theorem | 12 | 25% | | 2 | Basic digital logical circuits Integrated circuits Encoder, decoder Multiplexer, De multiplexer Comparators | 10 | 25% | | 3 | Arithmetic circuits Shifters Adders, subtractors Half adder, full adder Binary adder/subtractors | 08 | 20% | | 4 | Memory units Latches (RS, D, level locking) Flip-flops (SR, D, JK) Registers (shift, buffer, controlled) Counters – Synchronous & Asynchronous Counters, Ripple Counter, Counters with Increment & Decrement Facility Computer bus Bus width, bus clocking, arbitration, operations | 08 | 15% | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----| | 5 | Instructions and Execution Instruction Execution, Parallel Instruction Execution, CPU organization. RISC versus CISC Instruction Level Parallelism, Processor Level Parallelism Instruction formats - Types of Instruction, Types of operand Addressing modes | 07 | 15% | # Suggested Specification table with Marks (Theory):75 | Distribution of Theory Marks | | | | | | | |------------------------------|-------------|---------------|-------------|---------|----------|--------| | (Revised Bloom's Taxonomy) | | | | | | | | Level | Remembrance | Understanding | Application | Analyze | Evaluate | Create | | | (R) | (U) | (A) | (N) | (E) | (C) | | Weightage | 25 % | 45 % | 10 % | 10 % | 10 % | 00 % | Note: This specification table shall be treated as a general guideline for students and teachers. The actual distribution of marks in the question paper may vary slightly from above table. #### **Course Outcome:** | After | After learning the course the students should be able to: | | | | | | |-------|----------------------------------------------------------------------------------------|--|--|--|--|--| | CO1 | Identify and explain the basic structure and functional units of a digital computer. | | | | | | | CO2 | Analyze & Design the digital logical circuit. | | | | | | | CO3 | Understand the memory unit of computer system. | | | | | | | CO4 | Understand and design the arithmetic circuits. | | | | | | | CO5 | Relate design principles in instruction set design including RISC& CISC architectures. | | | | | | ### **List of Practicals** | Sr.<br>No. | Descriptions | Unit<br>No. | Hrs | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----| | NO. | 11-4:CiIC14b-i:C4i | | | | 1 | Identify various ICs and their specification a. OR gate b. AND gate c. NAND gate d. NOR gate | 1 | 4 | | 2 | To realize why NAND gate is known as the universal gate by implementation of: a. NOT using NAND b. AND using NAND c. OR using NAND d. XOR using NAND | 1 | 4 | | 3 | Implementation of the given Boolean function using logic gates in both SOP and POS forms. | 1 | 2 | | 4 | <ul><li>a. To design and set up a 4:1 Multiplexer (MUX) using only NAND gates.</li><li>b. To design and set up a 1: 4 Demultiplexer (DE-MUX) using only NAND gates</li></ul> | 2 | 4 | | 5 | Implementation of 4x1 multiplexer using logic gates. | 2 | 2 | | 6 | To realize a. Half Adder and Full Adder b. Half Subtractor and Full Subtractor by using Basic gates and NAND gates. | 3 | 2 | | 7 | Implementation of 4-bit parallel adder using 7483 IC. | 3 | 2 | | 8 | a. Truth Table verification of 1) RS Flip Flop 2) T type Flip Flop. 3) D type Flip Flop. 4) JK Flip Flop. b. Conversion of one type of Flip flop to another | 4 | 4 | | 9 | Design, and verify the 4-bit synchronous counter. | 4 | 2 | | 10 | Design, and verify the 4-bit asynchronous counter. | 4 | 2 | | | | Total | 30 | ### **Instructional Method:** The course delivery method will depend upon the requirement of content and need of students. The teacher in addition to conventional teaching method by black board, may also use any of tools such as demonstration, role play, Quiz, brainstorming, MOOCs etc. From the content 10% topics are suggested for flipped mode instruction. #### GYANMANJARI INNOVATIVE UNIVERSITY GYANMANJARI COLLEGE OF COMPUTER SCIENCE Students will use supplementary resources such as online videos, NPTEL/SWAYAM videos, ecourses, Virtual Laboratory. The internal evaluation will be done on the basis of Active Learning Assignment Practical/Viva examination will be conducted at the end of semester for evaluation of performance of students in laboratory. #### **Reference Books:** - [1] Tanenbaum A. S.: Structured Computer Organization, Prentice-Hall of India Pvt. Ltd. - [2] V. RajaRaman: Fundamentals of Computers - [3] Malvino A. P.: Digital Computer Electronics, Tata McGraw, Hill Pub. Co. Ltd. - [4] Thomas Bartee: Computer Architecture & Logic Design, Tata McGraw, Hill Pub. Co. Ltd. - [5] Pal Chaudhuri: Computer Organization and Design, Prentice-Hall of India Pvt. Ltd.